## 17.4 A Thermal-Diffusivity-Based Temperature Sensor with an Untrimmed Inaccuracy of $\pm 0.2^{\circ}C$ (3 $\sigma$ ) from $-55^{\circ}C$ to 125°C

Caspar P.L. van Vroonhoven<sup>1</sup>, Dan d'Aquino<sup>2</sup>, Kofi A.A. Makinwa<sup>1</sup>

<sup>1</sup>Delft University of Technology, Delft, Netherlands, <sup>2</sup>National Semiconductor, Santa Clara, CA

This paper describes a temperature sensor based on the thermal diffusivity of silicon. Its digital output is insensitive to both process spread and packaging stress and is a near-linear function of absolute temperature. The sensor's accuracy is mainly limited by lithographic resolution, and so benefits from Moore's Law. A sensor fabricated in a 0.18µm CMOS process exhibits an untrimmed device-to-device inaccuracy of  $\pm 0.2^{\circ}$ C (3 $\sigma$ ) from  $-55^{\circ}$ C to 125°C. This is significantly better than that of similar sensors fabricated in a 0.7µm CMOS process [1, 2].

The AC thermal characteristics of silicon are determined by its thermal diffusivity, *D*. For lightly doped IC-grade silicon, *D* is insensitive to process spread and has a well-defined temperature dependence [3]. *D* can be determined by measuring the phase response of an electrothermal filter (ETF), which consists of a heater and a relative temperature sensor located in the same substrate. Fig. 17.4.1 shows a CMOS implementation, in which the heater is an n<sup>-</sup>diffusion resistor and the sensor is a p<sup>+</sup>/aluminum thermopile. AC heat diffusing from the heater creates temperature fluctuations at the thermopile, which are low-pass filtered by the substrate's thermal inertia. The phase shift of the thermopile's output ( $\phi_{ETF}$ ), with respect to a harmonic heater drive signal ( $f_{drive}$ ), is determined by *D* and by *s*, the spacing between the heater and the thermopile. For a constant  $f_{drive}$ ,  $\phi_{ETF}$  is a near-linear function of absolute temperature [1].

The spread of  $\phi_{\text{ETF}}$  is mainly determined by spread in the position of the diffusion/aluminum contacts, since this defines the effective value of *s* (Fig. 17.4.1). This, in turn, is determined by the lithographic accuracy of the process. In a 0.7µm CMOS process, with *s* ~ 23µm, this resulted in a temperature inaccuracy of about ±0.7°C (3 $\sigma$ ) [2]. In this work, greater accuracy was achieved by improving the interface electronics and by leveraging the more accurate lithography of a 0.18µm process.

As shown in Fig. 17.4.2,  $\phi_{ETF}$  is digitized by a 1<sup>st</sup>-order phase-domain  $\Delta\Sigma$  modulator (PD $\Delta\Sigma$ M). The ETF's output signal,  $V_{ETF}$  is first converted to a current by a  $g_m$ -stage, and then multiplied by a copy of  $f_{drive}$  with a relative phase shift of  $\phi_{RD}$ . The multiplier implements a phase-differencing node, since the DC component of the resulting current,  $I_{demad}$ , is proportional to  $\cos(\phi_{ETF}-\phi_{RD})$ . This current is then applied to the loop filter: an active integrator. Based on its output, a comparator selects  $\phi_{RD}$  from one of two digitally generated phase references ( $\phi_0$  and  $\phi_1$ ), which straddle the temperature range of interest.

When driven by a 42kHz 2.5mW square wave, the amplitude of the ETF's output is rather small (~400 $\mu$ V<sub>pp</sub>). Since the thermopile's resistance ( $R_{tp}$  = 20k $\Omega$ ) produces thermal noise, measurement bandwidth must be traded off against temperature-sensing resolution. The PD $\Delta\Sigma$ M's sinc decimation filter can be used to define a conversion rate of 0.16Hz, which corresponds to a temperature sensing resolution of 0.02°C<sub>rms</sub>. At a sampling frequency of  $f_{driv}/4$ , this bandwidth results in an OSR of 32768, which is high enough to ensure that the modulator's resolution is thermal-noise limited.

The g<sub>m</sub>-stage consists of a gain-boosted folded cascode OTA (Fig. 17.4.3). Its transconductance was set to 600µS, which ensures that the thermopile is the dominant source of thermal noise. Gain boosting is used to obtain high output impedance, which, together with the gain of the active integrator, minimizes integrator leakage. The phase-differencing node is implemented by a chopper CH1, located at the virtual ground of a gain-boosting differential amplifier [2]. The phase shift of the circuitry before the demodulator spreads over PVT, and should be negligible compared to  $\phi_{ETF}$ . To this end, the pole at the folding node was located at ≥100MHz. For this circuit, this translates into a phase spread (over corners) of less than 4m° at  $f_{driven}$  corresponding to a temperature error below 0.02°C.

The offset of the g<sub>m</sub>-stage and the DC component of  $V_{ETF}$  are modulated to  $f_{drive}$  by CH1. These signals are  $\geq$ 25x larger than the AC component of  $V_{ETF}$  and result in large ripple at the integrator output (>1V<sub>pp</sub>), which consumes significant headroom (since V<sub>dd</sub> = 1.8V). Therefore, the g<sub>m</sub>-stage is auto-zeroed at the start of each conversion via an auxiliary differential pair (Fig. 17.4.3). To avoid sampling the AC component of the ETF's output, the ETF is driven at 16× $f_{drive}$  during this phase. Since the ETF is a thermal LPF, this greatly suppresses the AC component without affecting the DC component, which ensures that the residual ripple at the integrator's output is at the noise level.

The active integrator is built around a two-stage opamp with a DC gain of 80dB. With  $C_{int} = 24pF$ , the voltage swing at its output is about  $300mV_{pp-diff}$ . The opamp's offset interacts with the  $g_m$ -stage's finite output impedance to create an offset current, which corresponds to a temperature error of about 0.5°C (worst-case). Offset currents of similar magnitude are also caused by the charge injection of CH1. Both these offset currents are chopped once per conversion by the low-frequency chopper CH2. To maintain the correct signal polarity at the output of the phase detector,  $f_{drive}$  is synchronously inverted. The resulting low-frequency ripple is filtered out by the decimation filter [2].

The ETF and a PD $\Delta\Sigma$ M were realized on a 0.18µm CMOS chip with an active area of 0.18 mm<sup>2</sup> (Fig. 17.4.7). The PD $\Delta\Sigma$ M consumes 500µW (5x less than in [1, 2]), and P<sub>heat</sub> was set to 2.5mW. The required driving signals ( $f_{drive}$ ,  $f_s$ , etc.) were generated from a 16MHz crystal oscillator reference clock; the reference phase shifts  $\phi_0$  and  $\phi_1$  were set to -67.5° and -11.25°, respectively. Measurements on the PD $\Delta\Sigma$ M alone show that its phase spread corresponds to a total error of ±0.1°C (3 $\sigma$ ).

The measured bitstream average ( $\phi_{ETF}$ ) as a function of temperature is shown in Fig. 17.4.4, and Fig. 17.4.5 shows an FFT of the bitstream. A batch of 16 devices was packaged in ceramic DIL packages. As shown in Fig. 17.4.6, their untrimmed inaccuracy is ±0.2°C ( $3\sigma$ ) over the military temperature range (-55°C - 125°C). These results are comparable to state-of-the-art batch calibrated temperature sensors based on bipolar transistors [4]. Measurements made on 16 devices from a second wafer in plastic TSSOP packages resulted in the same characteristic, but with a somewhat greater spread of ±0.3°C ( $3\sigma$ ). These results demonstrate that ETFs are insensitive to both process spread and to the random mechanical stress caused by plastic packaging.

The improved lithographic resolution of a 0.18µm CMOS process can be used to reduce the heater power required for a certain temperature-sensing resolution. To test this, a second ETF was realized with 1.7x more thermocouples than the ETF in [2]. With *s* ~ 11µm, it was also somewhat smaller. For a fair comparison, the thermopile's resistance R<sub>tp</sub>, and hence its noise, was kept the same. The measured temperature spread increased to ±0.4°C (3 $\sigma$ ), but to obtain the same resolution as in [2], i.e. 0.03°C<sub>rms</sub> into a 0.16Hz bandwidth, 3x less heating power (833µW) was required.

## References:

[1] C.P.L. van Vroonhoven, K.A.A. Makinwa, "A CMOS temperature-to-digital converter with an inaccuracy of  $\pm 0.5^{\circ}$ C ( $3\sigma$ ) from -55 to 125°C", *IEEE ISSCC Dig. Tech. Papers*, pp. 576–577, Feb. 2008.

[2] S.M. Kashmiri, S. Xia, K.A.A. Makinwa, "A temperature-to-digital converter based on an optimized electrothermal filter", *IEEE Journal of Solid State Circuits*, pp. 2026 - 2035, Jul. 2009.

[3] C. Zhang and K.A.A. Makinwa, "The effect of substrate doping on the behaviour of a CMOS electrothermal frequency-locked-loop", *Dig. Transducers 2007*, pp.2283-2286, Jun. 2007.

[4] A.L. Aita, M.A.P. Pertijs, K.A.A. Makinwa and J.H. Huijsing, "A CMOS smart temperature sensor with a batch-calibrated inaccuracy of  $\pm 0.25^{\circ}$ C (3 $\sigma$ ) from -70°C to 130°C", *IEEE ISSCC Dig. Tech. Papers*, pp. 342-343, Feb. 2009.



Figure 17.4.3: Schematic of the gain-boosted auto-zeroed  $g_m$ -stage. The ETF's output voltage  $V_{ETF}$  is converted to a current and then synchronously demodulated by  $f_{ofb}$ .





Figure 17.4.4: Measured digital representation of  $\phi_{ETF}$  as a function of temperature.





## **ISSCC 2010 PAPER CONTINUATIONS**

| Figure 17.4.7: Chip photo. |  |
|----------------------------|--|
|                            |  |
|                            |  |